3GPP TSG RAN WG1 Meeting #12 Seoul, Korea, Apr 10 – 13, 2000

help.doc

| Document | : <b>R1</b> | -00-0          | 559      |
|----------|-------------|----------------|----------|
| e.       | g. for 3GPP | use the format | TP-99xxx |
|          | or for SMG  | use the format | D 00 VVV |

|                                                          | ,                                                                                                                  |                                                          |                    |                                                                                              |                                          | 0, 10, 0                      |                                                                               | 00,000         |
|----------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------|--------------------|----------------------------------------------------------------------------------------------|------------------------------------------|-------------------------------|-------------------------------------------------------------------------------|----------------|
|                                                          | CI                                                                                                                 | HANGE F                                                  | REQU               | JEST                                                                                         | Please see embed<br>page for instruction | ded help file<br>is on how to | e at the bottom of t<br>o fill in this form col                               | his<br>rectly. |
|                                                          |                                                                                                                    | 25.211                                                   | CR                 | 047r2                                                                                        | Curren                                   | t Versio                      | n: <mark>3.2.0</mark>                                                         |                |
| GSM (AA.BB) or 3G (                                      | AA.BBB) specification                                                                                              | number ↑                                                 |                    | ↑ CR n                                                                                       | umber as allocated                       | by MCC si                     | upport team                                                                   |                |
| For submission to                                        | o: <mark>TSG-RAN #</mark><br>neeting # here<br>↑                                                                   | 8 for ap<br>for infor                                    | oproval<br>mation  | X                                                                                            | non                                      | strateg<br>-strateg           | ic (for S<br>ic use o                                                         | MG<br>nly)     |
| Forn                                                     | n: CR cover sheet, version                                                                                         | 2 for 3GPP and SMG                                       | The latest         | version of this form                                                                         | n is available from: ftp:                | //ftp.3gpp.org                | g/Information/CR-Form                                                         | 1-v2.doc       |
| Proposed change<br>(at least one should be ma            | e affects:<br>arked with an X)                                                                                     | (U)SIM                                                   | ME                 | X UT                                                                                         | RAN / Radio                              | X                             | Core Network                                                                  | < 📃            |
| Source:                                                  | Philips                                                                                                            |                                                          |                    |                                                                                              |                                          | Date:                         | 2000-04-12                                                                    |                |
| Subject:                                                 | Clarifications to                                                                                                  | power contro                                             | l preamb           | ole sections                                                                                 |                                          |                               |                                                                               |                |
| Work item:                                               |                                                                                                                    |                                                          |                    |                                                                                              |                                          |                               |                                                                               |                |
| Category:FA(only one categoryshall be markedCwith an X)D | Correction<br>Corresponds to<br>Addition of fea<br>Functional mod<br>Editorial modifi                              | o a correction i<br>ture<br>dification of fea<br>ication | in an ear<br>ature | rlier release                                                                                |                                          | ease:                         | Phase 2<br>Release 96<br>Release 97<br>Release 98<br>Release 99<br>Release 00 | X              |
| <u>Reason for</u><br><u>change:</u>                      | Clarification of CPCH.                                                                                             | slot and pilot fo                                        | ormats f           | or power co                                                                                  | ontrol preamb                            | les in bo                     | oth DCH and                                                                   |                |
| Clauses affected                                         | <u>5.2.1, 5.2</u>                                                                                                  | <mark>.2.2.4, 5.2.2.2</mark>                             | .5                 |                                                                                              |                                          |                               |                                                                               |                |
| Other specs (<br>affected: ()<br>M<br>E                  | Other 3G core sp<br>Other GSM core<br>specifications<br>MS test specifica<br>3SS test specific<br>D&M specificatio | Decifications<br>ations<br>cations<br>ons                |                    | → List of Cl<br>→ List of Cl | Rs:<br>Rs:<br>Rs:<br>Rs:<br>Rs:<br>Rs:   |                               |                                                                               |                |
| Other<br>comments:                                       |                                                                                                                    |                                                          |                    |                                                                                              |                                          |                               |                                                                               |                |

<----- double-click here for help and instructions on how to create a CR.

# 5.2 Uplink physical channels

# 5.2.1 Dedicated uplink physical channels

There are two types of uplink dedicated physical channels, the uplink Dedicated Physical Data Channel (uplink DPDCH) and the uplink Dedicated Physical Control Channel (uplink DPCCH).

The DPDCH and the DPCCH are I/Q code multiplexed within each radio frame (see [4]).

The uplink DPDCH is used to carry the DCH transport channel. There may be zero, one, or several uplink DPDCHs on each radio link.

The uplink DPCCH is used to carry control information generated at Layer 1. The Layer 1 control information consists of known pilot bits to support channel estimation for coherent detection, transmit power-control (TPC) commands, feedback information (FBI), and an optional transport-format combination indicator (TFCI). The transport-format combination indicator informs the receiver about the instantaneous transport format combination of the transport channels mapped to the simultaneously transmitted uplink DPDCH radio frame. There is one and only one uplink DPCCH on each radio link.

Figure 1 shows the frame structure of the uplink dedicated physical channels. Each radio frame of length 10 ms is split into 15 slots, each of length  $T_{slot} = 2560$  chips, corresponding to one power-control period.



Figure 1: Frame structure for uplink DPDCH/DPCCH

The parameter k in figure 1 determines the number of bits per uplink DPDCH slot. It is related to the spreading factor SF of the DPDCH as  $SF = 256/2^{k}$ . The DPDCH spreading factor may range from 256 down to 4. The spreading factor of the uplink DPCCH is always equal to 256, i.e. there are 10 bits per uplink DPCCH slot.

The exact number of bits of the uplink DPDCH and the different uplink DPCCH fields ( $N_{pilot}$ ,  $N_{TFCI}$ ,  $N_{FBI}$ , and  $N_{TPC}$ ) is given by table 1 and table 2. What slot format to use is configured by higher layers.

The channel bit and symbol rates given in table 1 and table 2 are the rates immediately before spreading. The pilot patterns are given in table 3 and table 4, the TPC bit pattern is given in table 5.

The FBI bits are used to support techniques requiring feedback from the UE to the UTRAN Access Point, including closed loop mode transmit diversity and site selection diversity transmission (SSDT). The structure of the FBI field is shown in figure 2 and described below.



Figure 2: Details of FBI field

9

The S field is used for SSDT signalling, while the D field is used for closed loop mode transmit diversity signalling. The S field consists of 0, 1 or 2 bits. The D field consists of 0 or 1 bit. The total FBI field size  $N_{FBI}$  is given by table 2. Simultaneous use of SSDT power control and closed loop mode transmit diversity requires that the S field consists of 1 bit. The use of the FBI fields is described in detail in [5].

| Slot Format #i | Channel Bit Rate<br>(kbps) | Channel Symbol<br>Rate (ksps) | SF  | Bits/<br>Frame | Bits/<br>Slot | N <sub>data</sub> |
|----------------|----------------------------|-------------------------------|-----|----------------|---------------|-------------------|
| 0              | 15                         | 15                            | 256 | 150            | 10            | 10                |
| 1              | 30                         | 30                            | 128 | 300            | 20            | 20                |
| 2              | 60                         | 60                            | 64  | 600            | 40            | 40                |
| 3              | 120                        | 120                           | 32  | 1200           | 80            | 80                |
| 4              | 240                        | 240                           | 16  | 2400           | 160           | 160               |
| 5              | 480                        | 480                           | 8   | 4800           | 320           | 320               |
| 6              | 960                        | 960                           | 4   | 9600           | 640           | 640               |

#### Table 1: DPDCH fields

There are two types of uplink dedicated physical channels; those that include TFCI (e.g. for several simultaneous services) and those that do not include TFCI (e.g. for fixed-rate services). These types are reflected by the duplicated rows of table 2. It is the UTRAN that determines if a TFCI should be transmitted and it is mandatory for all UEs to support the use of TFCI in the uplink. The mapping of TFCI bits onto slots is described in [3].

In compressed mode, DPCCH slot formats with TFCI fields are changed. There are two possible compressed slot formats for each normal slot format. They are labelled A and B and the selection between them is dependent on the number of slots that are transmitted in each frame in compressed mode.

| Slot<br>Form<br>at #i | Channel Bit<br>Rate (kbps) | Channel Symbol<br>Rate (ksps) | SF  | Bits/<br>Frame | Bits/<br>Slot | N <sub>pilot</sub> | N <sub>TPC</sub> | NTFCI | N <sub>FBI</sub> | Transmitted<br>slots per<br>radio frame |
|-----------------------|----------------------------|-------------------------------|-----|----------------|---------------|--------------------|------------------|-------|------------------|-----------------------------------------|
| 0                     | 15                         | 15                            | 256 | 150            | 10            | 6                  | 2                | 2     | 0                | 15                                      |
| 0A                    | 15                         | 15                            | 256 | 150            | 10            | 5                  | 2                | 3     | 0                | 10-14                                   |
| 0B                    | 15                         | 15                            | 256 | 150            | 10            | 4                  | 2                | 4     | 0                | 8-9                                     |
| 1                     | 15                         | 15                            | 256 | 150            | 10            | 8                  | 2                | 0     | 0                | 8-15                                    |
| 2                     | 15                         | 15                            | 256 | 150            | 10            | 5                  | 2                | 2     | 1                | 15                                      |
| 2A                    | 15                         | 15                            | 256 | 150            | 10            | 4                  | 2                | 3     | 1                | 10-14                                   |
| 2B                    | 15                         | 15                            | 256 | 150            | 10            | 3                  | 2                | 4     | 1                | 8-9                                     |
| 3                     | 15                         | 15                            | 256 | 150            | 10            | 7                  | 2                | 0     | 1                | 8-15                                    |
| 4                     | 15                         | 15                            | 256 | 150            | 10            | 6                  | 2                | 0     | 2                | 8-15                                    |
| 5                     | 15                         | 15                            | 256 | 150            | 10            | 5                  | 1                | 2     | 2                | 15                                      |
| 5A                    | 15                         | 15                            | 256 | 150            | 10            | 4                  | 1                | 3     | 2                | 10-14                                   |
| 5B                    | 15                         | 15                            | 256 | 150            | 10            | 3                  | 1                | 4     | 2                | 8-9                                     |

#### **Table 2: DPCCH fields**

The pilot bit patterns are described in table 3 and table 4. The shadowed column part of pilot bit pattern is defined as FSW and FSWs can be used to confirm frame synchronization. (The value of the pilot bit pattern other than FSWs shall be "1".)

10

|         | N | pilot = | : 3 |   | Npilo | <sub>t</sub> = 4 |   |   | Ν | pilot = | 5 |   |   |   | Npilo | t = 6 |   |   |
|---------|---|---------|-----|---|-------|------------------|---|---|---|---------|---|---|---|---|-------|-------|---|---|
| Bit #   | 0 | 1       | 2   | 0 | 1     | 2                | 3 | 0 | 1 | 2       | 3 | 4 | 0 | 1 | 2     | 3     | 4 | 5 |
| Slot #0 | 1 | 1       | 1   | 1 | 1     | 1                | 1 | 1 | 1 | 1       | 1 | 0 | 1 | 1 | 1     | 1     | 1 | 0 |
| 1       | 0 | 0       | 1   | 1 | 0     | 0                | 1 | 0 | 0 | 1       | 1 | 0 | 1 | 0 | 0     | 1     | 1 | 0 |
| 2       | 0 | 1       | 1   | 1 | 0     | 1                | 1 | 0 | 1 | 1       | 0 | 1 | 1 | 0 | 1     | 1     | 0 | 1 |
| 3       | 0 | 0       | 1   | 1 | 0     | 0                | 1 | 0 | 0 | 1       | 0 | 0 | 1 | 0 | 0     | 1     | 0 | 0 |
| 4       | 1 | 0       | 1   | 1 | 1     | 0                | 1 | 1 | 0 | 1       | 0 | 1 | 1 | 1 | 0     | 1     | 0 | 1 |
| 5       | 1 | 1       | 1   | 1 | 1     | 1                | 1 | 1 | 1 | 1       | 1 | 0 | 1 | 1 | 1     | 1     | 1 | 0 |
| 6       | 1 | 1       | 1   | 1 | 1     | 1                | 1 | 1 | 1 | 1       | 0 | 0 | 1 | 1 | 1     | 1     | 0 | 0 |
| 7       | 1 | 0       | 1   | 1 | 1     | 0                | 1 | 1 | 0 | 1       | 0 | 0 | 1 | 1 | 0     | 1     | 0 | 0 |
| 8       | 0 | 1       | 1   | 1 | 0     | 1                | 1 | 0 | 1 | 1       | 1 | 0 | 1 | 0 | 1     | 1     | 1 | 0 |
| 9       | 1 | 1       | 1   | 1 | 1     | 1                | 1 | 1 | 1 | 1       | 1 | 1 | 1 | 1 | 1     | 1     | 1 | 1 |
| 10      | 0 | 1       | 1   | 1 | 0     | 1                | 1 | 0 | 1 | 1       | 0 | 1 | 1 | 0 | 1     | 1     | 0 | 1 |
| 11      | 1 | 0       | 1   | 1 | 1     | 0                | 1 | 1 | 0 | 1       | 1 | 1 | 1 | 1 | 0     | 1     | 1 | 1 |
| 12      | 1 | 0       | 1   | 1 | 1     | 0                | 1 | 1 | 0 | 1       | 0 | 0 | 1 | 1 | 0     | 1     | 0 | 0 |
| 13      | 0 | 0       | 1   | 1 | 0     | 0                | 1 | 0 | 0 | 1       | 1 | 1 | 1 | 0 | 0     | 1     | 1 | 1 |
| 14      | 0 | 0       | 1   | 1 | 0     | 0                | 1 | 0 | 0 | 1       | 1 | 1 | 1 | 0 | 0     | 1     | 1 | 1 |

Table 3: Pilot bit patterns for uplink DPCCH with N<sub>pilot</sub> = 3, 4, 5 and 6

## Table 4: Pilot bit patterns for uplink DPCCH with $N_{pilot} = 7$ and 8

|         |   | N <sub>pilot</sub> = 7 |   |   |   |   |   | N <sub>pilot</sub> = 8 |   |   |   |   |   |   |   |
|---------|---|------------------------|---|---|---|---|---|------------------------|---|---|---|---|---|---|---|
| Bit #   | 0 | 1                      | 2 | 3 | 4 | 5 | 6 | 0                      | 1 | 2 | 3 | 4 | 5 | 6 | 7 |
| Slot #0 | 1 | 1                      | 1 | 1 | 1 | 0 | 1 | 1                      | 1 | 1 | 1 | 1 | 1 | 1 | 0 |
| 1       | 1 | 0                      | 0 | 1 | 1 | 0 | 1 | 1                      | 0 | 1 | 0 | 1 | 1 | 1 | 0 |
| 2       | 1 | 0                      | 1 | 1 | 0 | 1 | 1 | 1                      | 0 | 1 | 1 | 1 | 0 | 1 | 1 |
| 3       | 1 | 0                      | 0 | 1 | 0 | 0 | 1 | 1                      | 0 | 1 | 0 | 1 | 0 | 1 | 0 |
| 4       | 1 | 1                      | 0 | 1 | 0 | 1 | 1 | 1                      | 1 | 1 | 0 | 1 | 0 | 1 | 1 |
| 5       | 1 | 1                      | 1 | 1 | 1 | 0 | 1 | 1                      | 1 | 1 | 1 | 1 | 1 | 1 | 0 |
| 6       | 1 | 1                      | 1 | 1 | 0 | 0 | 1 | 1                      | 1 | 1 | 1 | 1 | 0 | 1 | 0 |
| 7       | 1 | 1                      | 0 | 1 | 0 | 0 | 1 | 1                      | 1 | 1 | 0 | 1 | 0 | 1 | 0 |
| 8       | 1 | 0                      | 1 | 1 | 1 | 0 | 1 | 1                      | 0 | 1 | 1 | 1 | 1 | 1 | 0 |
| 9       | 1 | 1                      | 1 | 1 | 1 | 1 | 1 | 1                      | 1 | 1 | 1 | 1 | 1 | 1 | 1 |
| 10      | 1 | 0                      | 1 | 1 | 0 | 1 | 1 | 1                      | 0 | 1 | 1 | 1 | 0 | 1 | 1 |
| 11      | 1 | 1                      | 0 | 1 | 1 | 1 | 1 | 1                      | 1 | 1 | 0 | 1 | 1 | 1 | 1 |
| 12      | 1 | 1                      | 0 | 1 | 0 | 0 | 1 | 1                      | 1 | 1 | 0 | 1 | 0 | 1 | 0 |
| 13      | 1 | 0                      | 0 | 1 | 1 | 1 | 1 | 1                      | 0 | 1 | 0 | 1 | 1 | 1 | 1 |
| 14      | 1 | 0                      | 0 | 1 | 1 | 1 | 1 | 1                      | 0 | 1 | 0 | 1 | 1 | 1 | 1 |

The relationship between the TPC bit pattern and transmitter power control command is presented in table 5.

#### Table 5: TPC Bit Pattern

| TPC Bit              | Pattern              | Transmitter power |
|----------------------|----------------------|-------------------|
| N <sub>TPC</sub> = 1 | N <sub>TPC</sub> = 2 | control command   |
| 1                    | 11                   | 1                 |
| 0                    | 00                   | 0                 |

Multi-code operation is possible for the uplink dedicated physical channels. When multi-code transmission is used, several parallel DPDCH are transmitted using different channelization codes, see [4]. However, there is only one DPCCH per radio link.

A power control preamble may be used for initialisation of a DCH. Both the UL and DL DPCCHs shall be transmitted during the power control preamble. The length of the power control preamble is a UE-specific higher layer parameter,  $N_{pcp}$  (see [5], section 5.1.2.4), signalled by the network, and can take the value 0 slots or 8 slots. The UL DPCCH shall take the same slot format in the power control preamble as afterwards, as given in table 2. When,  $N_{pcp} > 0$  the pilot patterns from slot #(15-  $N_{pcp}$ ) to slot #14 of table 3 and table 4 shall be used. The timing of the power control preamble is shown in Figure 32 in subclause 7.7.

# 5.2.2 Common uplink physical channels

# 5.2.2.1 Physical Random Access Channel (PRACH)

The Physical Random Access Channel (PRACH) is used to carry the RACH.

## 5.2.2.1.1 Overall structure of random-access transmission

The random-access transmission is based on a Slotted ALOHA approach with fast acquisition indication. The UE can start the random-access transmission at the beginning of a number of well-defined time intervals, denoted *access slots*. There are 15 access slots per two frames and they are spaced 5120 chips apart, see figure 3. The timing of the access slots and the acquisition indication is described in subclause 7.3. Information on what access slots are available for random-access transmission is given by higher layers.



Figure 3: RACH access slot numbers and their spacing

The structure of the random-access transmission is shown in figure 4. The random-access transmission consists of one or several *preambles* of length 4096 chips and a *message* of length 10 ms or 20 ms.





### 5.2.2.1.2 RACH preamble part

Each preamble is of length 4096 chips and consists of 256 repetitions of a signature of length 16 chips. There are a maximum of 16 available signatures, see [4] for more details.

## 5.2.2.1.3 RACH message part

Figure 5 shows the structure of the random-access message part radio frame. The 10 ms message part radio frame is split into 15 slots, each of length  $T_{slot} = 2560$  chips. Each slot consists of two parts, a data part to which theRACH transport channel is mapped and a control part that carries Layer 1 control information. The data and control parts are transmitted in parallel. A 10 ms message part consists of one message part radio frame, while a 20 ms message part consists of two consecutive 10 ms message part radio frames. The message part length can be determined from the used signature and/or access slot, as configured by higher layers.

The data part consists of  $10*2^k$  bits, where k=0,1,2,3. This corresponds to a spreading factor of 256, 128, 64, and 32 respectively for the message data part.

The control part consists of 8 known pilot bits to support channel estimation for coherent detection and 2 TFCI bits. This corresponds to a spreading factor of 256 for the message control part. The pilot bit pattern is described in table 8. The total number of TFCI bits in the random-access message is 15\*2 = 30. The TFCI of a radio frame indicates the transport format of the RACH transport channel mapped to the simultaneously transmitted message part radio frame. In case of a 20 ms PRACH message part, the TFCI is repeated in the second radio frame.



Message part radio frame  $T_{RACH} = 10 \text{ ms}$ 

| Figure | 5: Structure | of the      | random-access | message | part | radio | frame |
|--------|--------------|-------------|---------------|---------|------|-------|-------|
|        |              | • • • • • • |               |         |      |       |       |

| Slot Format<br>#i | Channel Bit<br>Rate (kbps) | Channel<br>Symbol Rate<br>(ksps) | SF  | Bits/<br>Frame | Bits/<br>Slot | N <sub>data</sub> |
|-------------------|----------------------------|----------------------------------|-----|----------------|---------------|-------------------|
| 0                 | 15                         | 15                               | 256 | 150            | 10            | 10                |
| 1                 | 30                         | 30                               | 128 | 300            | 20            | 20                |
| 2                 | 60                         | 60                               | 64  | 600            | 40            | 40                |
| 3                 | 120                        | 120                              | 32  | 1200           | 80            | 80                |

Table 6: Random-access message data fields

| Table | 7: | Random-access | message | control | fields |
|-------|----|---------------|---------|---------|--------|
|-------|----|---------------|---------|---------|--------|

| Slot Format<br>#i | Channel Bit<br>Rate (kbps) | Channel<br>Symbol Rate<br>(ksps) | SF  | Bits/<br>Frame | Bits/<br>Slot | N <sub>pilot</sub> | NTFCI |
|-------------------|----------------------------|----------------------------------|-----|----------------|---------------|--------------------|-------|
| 0                 | 15                         | 15                               | 256 | 150            | 10            | 8                  | 2     |

|         |   |   |   | N <sub>pilo</sub> | t <b>= 8</b> |   |   |   |
|---------|---|---|---|-------------------|--------------|---|---|---|
| Bit #   | 0 | 1 | 2 | 3                 | 4            | 5 | 6 | 7 |
| Slot #0 | 1 | 1 | 1 | 1                 | 1            | 1 | 1 | 0 |
| 1       | 1 | 0 | 1 | 0                 | 1            | 1 | 1 | 0 |
| 2       | 1 | 0 | 1 | 1                 | 1            | 0 | 1 | 1 |
| 3       | 1 | 0 | 1 | 0                 | 1            | 0 | 1 | 0 |
| 4       | 1 | 1 | 1 | 0                 | 1            | 0 | 1 | 1 |
| 5       | 1 | 1 | 1 | 1                 | 1            | 1 | 1 | 0 |
| 6       | 1 | 1 | 1 | 1                 | 1            | 0 | 1 | 0 |
| 7       | 1 | 1 | 1 | 0                 | 1            | 0 | 1 | 0 |
| 8       | 1 | 0 | 1 | 1                 | 1            | 1 | 1 | 0 |
| 9       | 1 | 1 | 1 | 1                 | 1            | 1 | 1 | 1 |
| 10      | 1 | 0 | 1 | 1                 | 1            | 0 | 1 | 1 |
| 11      | 1 | 1 | 1 | 0                 | 1            | 1 | 1 | 1 |
| 12      | 1 | 1 | 1 | 0                 | 1            | 0 | 1 | 0 |
| 13      | 1 | 0 | 1 | 0                 | 1            | 1 | 1 | 1 |
| 14      | 1 | 0 | 1 | 0                 | 1            | 1 | 1 | 1 |

## Table 8: Pilot bit patterns for RACH message part with N<sub>pilot</sub> = 8

# 5.2.2.2 Physical Common Packet Channel (PCPCH)

The Physical Common Packet Channel (PCPCH) is used to carry the CPCH.

# 5.2.2.2.1 CPCH transmission

The CPCH transmission is based on DSMA-CD approach with fast acquisition indication. The UE can start transmission at the beginning of a number of well-defined time-intervals, relative to the frame boundary of the received BCH of the current cell. The access slot timing and structure is identical to RACH in subclause 5.2.2.1.1. The structure of the CPCH access transmission is shown in figure 6. The PCPCH access transmission consists of one or several Access Preambles [A-P] of length 4096 chips, one Collision Detection Preamble (CD-P) of length 4096 chips, a DPCCH Power Control Preamble (PC-P) which is either 0 slots or 8 slots in length, and a message of variable length Nx10 ms.





## 5.2.2.2.2 CPCH access preamble part

Similar to 5.2.2.1.2 (RACH preamble part). The RACH preamble signature sequences are used. The number of sequences used could be less than the ones used in the RACH preamble. The scrambling code could either be chosen to be a different code segment of the Gold code used to form the scrambling code of the RACH preambles (see [4] for more details) or could be the same scrambling code in case the signature set is shared.

### 5.2.2.2.3 CPCH collision detection preamble part

Similar to 5.2.2.1.2 (RACH preamble part). The RACH preamble signature sequences are used. The scrambling code is chosen to be a different code segment of the Gold code used to form the scrambling code for the RACH and CPCH preambles (see [4] for more details).

## 5.2.2.2.4 CPCH power control preamble part

The power control preamble segment is called the CPCH Power Control Preamble (PC-P) part. Table 9 defines the DPCCH fields slot format for CPCH PC-P part shall be the same as for the start of the following message part and this is identical to slot formats 0, 1, 2, 3, 4, and 5 of table 2 in subclause 5.2.1. The Power Control Preamble length is a higher layer parameter,  $L_{pc-preamble}$  (see [5], section 6.2), which shall take the values 0 or 8 slots, as set by the higher layers. When  $L_{pc-preamble} \ge 0$ , the pilot bit patterns from slot  $\#(15-L_{pc-preamble}) \oplus 0$  to slot #147 of table 3 and 4 in subclause 5.2.1 shall be used for CPCH PC-P pilot bit patterns when the power control preamble length is set to 8 slots.

| <del>Slot</del><br>Format #i | <del>Channel Bit</del><br><del>Rate (kbps)</del> | Channel<br>Symbol Rate<br>(ksps) | SF             | Bits/<br>Frame | <del>Bits/</del><br><del>Slot</del> | N <sub>pilot</sub> | NTPC | NTECI | N <sub>FBI</sub> |
|------------------------------|--------------------------------------------------|----------------------------------|----------------|----------------|-------------------------------------|--------------------|------|-------|------------------|
| θ                            | <del>15</del>                                    | 15                               | <del>256</del> | <del>150</del> | <del>10</del>                       | 6                  | 2    | 2     | θ                |
| 4                            | <del>15</del>                                    | <del>15</del>                    | <del>256</del> | <del>150</del> | <del>10</del>                       | 8                  | 2    | θ     | θ                |
| 2                            | <del>15</del>                                    | <del>15</del>                    | <del>256</del> | <del>150</del> | <del>10</del>                       | 5                  | 2    | 2     | 4                |
| 3                            | <del>15</del>                                    | <del>15</del>                    | <del>256</del> | <del>150</del> | <del>10</del>                       | 7                  | 2    | θ     | 1                |
| 4                            | <del>15</del>                                    | <del>15</del>                    | <del>256</del> | <del>150</del> | <del>10</del>                       | 6                  | 2    | θ     | 2                |
| 5                            | <del>15</del>                                    | <del>15</del>                    | <del>256</del> | <del>150</del> | <del>10</del>                       | <del>5</del>       | 1    | 2     | 2                |

#### Table 9: DPCCH fields for CPCH power control preamble segment

### 5.2.2.2.5 CPCH message part

Figure 1 in subclause 5.2.1 shows the structure of the CPCH message part. Each message consists of up to N\_Max\_frames 10 ms frames. N\_Max\_frames is a higher layer parameter. Each 10 ms frame is split into 15 slots, each of length  $T_{slot} = 2560$  chips. Each slot consists of two parts, a data part that carries higher layer information and a control part that carries Layer 1 control information. The data and control parts are transmitted in parallel.

The entries of table 1 in subclause 5.2.1 apply to the data part of the CPCH message part. The spreading factor for the control part of the CPCH message part shall be 256. Table 9 defines the slot format of the control part of CPCH message part shall be the same as the control part of CPCH PC-P. The pilot bit patterns of table 3 and 4 in subclause 5.2.1 shall be used for pilot bit patterns of the CPCH message part.

### Table 9: DPCCH fields for CPCH power control preamble segment

| <u>Slot</u><br>Format #i | <u>Channel Bit</u><br>Rate (kbps) | <u>Channel</u><br>Symbol Rate<br><u>(ksps)</u> | <u>SF</u>  | <u>Bits/</u><br>Frame | <u>Bits/</u><br><u>Slot</u> | <u>Npilot</u> | <u>N<sub>трс</sub></u> | <u>N</u> tfci | <u>N<sub>FBI</sub></u> |
|--------------------------|-----------------------------------|------------------------------------------------|------------|-----------------------|-----------------------------|---------------|------------------------|---------------|------------------------|
| <u>0</u>                 | <u>15</u>                         | <u>15</u>                                      | <u>256</u> | <u>150</u>            | <u>10</u>                   | <u>6</u>      | 2                      | 2             | <u>0</u>               |
| <u>1</u>                 | <u>15</u>                         | <u>15</u>                                      | 256        | <u>150</u>            | <u>10</u>                   | 8             | 2                      | <u>0</u>      | <u>0</u>               |
| <u>2</u>                 | <u>15</u>                         | <u>15</u>                                      | <u>256</u> | <u>150</u>            | <u>10</u>                   | 5             | 2                      | 2             | 1                      |
| <u>3</u>                 | <u>15</u>                         | <u>15</u>                                      | 256        | <u>150</u>            | <u>10</u>                   | 7             | 2                      | <u>0</u>      | <u>1</u>               |
| 4                        | <u>15</u>                         | <u>15</u>                                      | 256        | 150                   | 10                          | 6             | 2                      | 0             | 2                      |
| <u>5</u>                 | <u>15</u>                         | <u>15</u>                                      | <u>256</u> | <u>150</u>            | <u>10</u>                   | <u>5</u>      | <u>1</u>               | <u>2</u>      | 2                      |

Figure 7 shows the frame structure of the uplink common packet physical channel. Each frame of length 10 ms is split into 15 slots, each of length T <sub>slot</sub> = 2560 chips, corresponding to one power-control period.



#### Figure 7: Frame structure for uplink Data and Control Parts Associated with PCPCH

The data part consists of  $10*2^k$  bits, where k = 0, 1, 2, 3, 4, 5, 6, corresponding to spreading factors of 256, 128, 64, 32, 16, 8, 4 respectively.

The entries of table 1 in subclause 5.2.1 apply to the data part of the CPCH message part. The spreading factor for the control part of the CPCH message part shall be 256. The slot format of the control part of CPCH message part shall be the same as the control part of CPCH PC P. The pilot bit patterns of table 3 and 4 in subclause 5.2.1 shall be used for pilot bit patterns of the CPCH message part.

3GPP

16

3GPP TSG RAN WG1 Meeting #12 Seoul, Korea, Apr 10 – 13, 2000

help.doc

| Document | R1-00-0559  |
|----------|-------------|
| Document | N 1-00-0000 |

e.g. for 3GPP use the format TP-99xxx or for SMG, use the format P-99-xxx

|                                                                       | C                                                                                                               | HANGE I                                                  | REQI                 | JEST                                                                                                                                                                                                                                                        | Please<br>page fo                                        | see embedded help<br>r instructions on hov | file at the bottom of t<br>v to fill in this form co                          | his<br>rectly. |
|-----------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------|----------------------------------------------------------|----------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------|--------------------------------------------|-------------------------------------------------------------------------------|----------------|
|                                                                       |                                                                                                                 | 25.213                                                   | CR                   | 033                                                                                                                                                                                                                                                         |                                                          | Current Vers                               | ion: <mark>3.2.0</mark>                                                       |                |
| GSM (AA.BB) or 3G                                                     | (AA.BBB) specification                                                                                          | number ↑                                                 |                      | ↑ C                                                                                                                                                                                                                                                         | R number a                                               | as allocated by MCC                        | support team                                                                  |                |
| For submission t                                                      | to: TSG-RAN #<br>meeting # here<br>↑                                                                            | for ag                                                   | pproval<br>mation    | X                                                                                                                                                                                                                                                           | form is avail                                            | strate<br>non-strate                       | egic (for Si<br>egic use of                                                   | MG<br>nly)     |
| Proposed change affects:<br>(at least one should be marked with an X) |                                                                                                                 |                                                          |                      |                                                                                                                                                                                                                                                             |                                                          |                                            |                                                                               |                |
| Source:                                                               | Philips                                                                                                         |                                                          |                      |                                                                                                                                                                                                                                                             |                                                          | Date:                                      | 2000-04-05                                                                    |                |
| Subject:                                                              | Clarifications to                                                                                               | o power contro                                           | <mark>l pream</mark> | <mark>ble sectic</mark>                                                                                                                                                                                                                                     | ons                                                      |                                            |                                                                               |                |
| Work item:                                                            |                                                                                                                 |                                                          |                      |                                                                                                                                                                                                                                                             |                                                          |                                            |                                                                               |                |
| Category:FA(only one categoryshall be markedCwith an X)               | Correction<br>Corresponds t<br>Addition of fea<br>Functional mo<br>Editorial modif                              | o a correction<br>iture<br>dification of fea<br>rication | in an ea<br>ature    | rlier relea                                                                                                                                                                                                                                                 | ase                                                      | <u>Release:</u>                            | Phase 2<br>Release 96<br>Release 97<br>Release 98<br>Release 99<br>Release 00 | X              |
| <u>Reason for</u><br>change:                                          | Clarification of DCH.                                                                                           | channelisation                                           | and sc               | rambling                                                                                                                                                                                                                                                    | codes fo                                                 | or power contr                             | ol preambles ir                                                               | )              |
| Clauses affected                                                      | <u>4.3.1.2,4.</u>                                                                                               | 3.2.4                                                    |                      |                                                                                                                                                                                                                                                             |                                                          |                                            |                                                                               |                |
| Other specs<br>affected:                                              | Other 3G core s<br>Other GSM core<br>specification<br>MS test specific<br>BSS test specific<br>O&M specificatio | pecifications<br>s<br>ations<br>cations<br>cations       |                      | $\begin{array}{l} \rightarrow \ \text{List of} \\ \rightarrow \ \text{List of} \end{array}$ | f CRs:<br>f CRs:<br>f CRs:<br>f CRs:<br>f CRs:<br>f CRs: |                                            |                                                                               |                |
| Other<br>comments:                                                    |                                                                                                                 |                                                          |                      |                                                                                                                                                                                                                                                             |                                                          |                                            |                                                                               |                |
|                                                                       |                                                                                                                 |                                                          |                      |                                                                                                                                                                                                                                                             |                                                          |                                            |                                                                               |                |

<----- double-click here for help and instructions on how to create a CR.

# 4.3 Code generation and allocation

# 4.3.1 Channelization codes

## 4.3.1.1 Code definition

The channelization codes of figure 1 are Orthogonal Variable Spreading Factor (OVSF) codes that preserve the orthogonality between a user's different physical channels. The OVSF codes can be defined using the code tree of figure 4.



#### Figure 4: Code-tree for generation of Orthogonal Variable Spreading Factor (OVSF) codes

In figure 4, the channelization codes are uniquely described as  $C_{ch,SF,k}$ , where SF is the spreading factor of the code and *k* is the code number,  $0 \le k \le SF-1$ .

Each level in the code tree defines channelization codes of length SF, corresponding to a spreading factor of SF in figure 4.

The generation method for the channelization code is defined as:

$$C_{ch,1,0} = 1,$$

$$\begin{bmatrix} C_{ch,2,0} \\ C_{ch,2,1} \end{bmatrix} = \begin{bmatrix} C_{ch,1,0} & C_{ch,1,0} \\ C_{ch,2,1} \end{bmatrix} = \begin{bmatrix} 1 & 1 \\ 1 & -1 \end{bmatrix}$$

$$\begin{bmatrix} C_{ch,2(n+1),0} \\ C_{ch,2(n+1),1} \\ C_{ch,2(n+1),2} \\ C_{ch,2(n+1),3} \\ \vdots \\ C_{ch,2(n+1),2(n+1)-2} \\ C_{ch,2(n+1),2(n+1)-1} \end{bmatrix} = \begin{bmatrix} C_{ch,2^{n},0} & C_{ch,2^{n},0} \\ C_{ch,2^{n},0} & -C_{ch,2^{n},0} \\ C_{ch,2^{n},1} & C_{ch,2^{n},1} \\ \vdots & \vdots \\ C_{ch,2(n+1),2(n+1)-2} \\ C_{ch,2(n+1),2(n+1)-1} \end{bmatrix} = \begin{bmatrix} C_{ch,2^{n},0} & C_{ch,2^{n},0} \\ C_{ch,2^{n},1} & C_{ch,2^{n},1} \\ \vdots & \vdots \\ C_{ch,2^{n},2^{n}-1} & C_{ch,2^{n},2^{n}-1} \\ C_{ch,2^{n},2^{n}-1} & -C_{ch,2^{n},2^{n}-1} \end{bmatrix}$$

The leftmost value in each channelization code word corresponds to the chip transmitted first in time.

# 4.3.1.2 Code allocation for DPCCH/DPDCH

For the DPCCH and DPDCHs the following applies:

- The DPCCH is always spread by code  $c_c = C_{ch,256,0.}$
- When only one DPDCH is to be transmitted, DPDCH<sub>1</sub> is spread by code  $c_{d,1} = C_{ch,SF,k}$  where SF is the spreading factor of DPDCH<sub>1</sub> and k= SF / 4.
- When more than one DPDCH is to be transmitted, all DPDCHs have spreading factors equal to 4. DPDCH<sub>n</sub> is spread by the the code  $c_{d,n} = C_{ch,4,k}$ , where k = 1 if  $n \in \{1, 2\}$ , k = 3 if  $n \in \{3, 4\}$ , and k = 2 if  $n \in \{5, 6\}$ .

If a power control preamble is used to initialise a DCH, the channelisation code for the DPCCH during the power control preamble shall be the same as that to be used afterwards.

# 4.3.1.3 Code allocation for PRACH message part

The preamble signature *s*,  $0 \le s \le 15$ , points to one of the 16 nodes in the code-tree that corresponds to channelization codes of length 16. The sub-tree below the specified node is used for spreading of the message part. The control part is spread with the channelization code  $c_c$  (as shown in section 4.2.2.2) of spreading factor 256 in the lowest branch of the sub-tree, i.e.  $c_c = C_{ch,256,m}$  where  $m = 16 \times s + 15$ . The data part uses any of the channelization codes from spreading factor 32 to 256 in the upper-most branch of the sub-tree. To be exact, the data part is spread by channelization code  $c_d = C_{ch,SF,m}$  and SF is the spreading factor used for the data part and  $m = SF \times s/16$ .

## 4.3.1.4 Code allocation for PCPCH message part

For the control part and data part the following applies:

- The control part is always spread by code  $c_c=C_{ch,256,0}$ .
- The data part is spread by code  $c_d = C_{ch,SF,k}$  where SF is the spreading factor of the data part and k=SF/4.

The data part may use the code from spreading factor 4 to 256. A UE is allowed to increase SF during the message transmission on a frame by frame basis.

# 4.3.1.5 Channelisation code for PCPCH power control preamble

The channelisation code for the PCPCH power control preamble is the same as that used for the control part of the message part, as described in section 4.3.1.4 above.

# 4.3.2 Scrambling codes

### 4.3.2.1 General

All uplink physical channels are subjected to scrambling with a complex-valued scrambling code. The DPCCH/DPDCH may be scrambled by either long or short scrambling codes, defined in section 4.3.2.4. The PRACH message part is scrambled with a long scrambling code, defined in section 4.3.2.5. Also the PCPCH message part is scrambled with a long scrambling code, defined in section 4.3.2.6.

There are 2<sup>24</sup> long and 2<sup>24</sup> short uplink scrambling codes. Uplink scrambling codes are assigned by higher layers.

The long scrambling code is built from constituent long sequences defined in section 4.3.2.2, while the constituent short sequences used to build the short scrambling code are defined in section 4.3.2.3.

# 4.3.2.2 Long scrambling sequence

The long scrambling sequences  $c_{long,1,n}$  and  $c_{long,2,n}$  are constructed from position wise modulo 2 sum of 38400 chip segments of two binary *m*-sequences generated by means of two generator polynomials of degree 25. Let *x*, and *y* be the two *m*-sequences respectively. The *x* sequence is constructed using the primitive (over GF(2)) polynomial  $X^{25}+X^3+I$ . The *y* sequence is constructed using the polynomial  $X^{25}+X^3+X^2+X+I$ . The resulting sequences thus constitute segments of a set of Gold sequences.

The sequence  $c_{long,2,n}$  is a 16777232 chip shifted version of the sequence  $c_{long,1,n}$ .

Let  $n_{23} \dots n_0$  be the 24 bit binary representation of the scrambling sequence number *n* with  $n_0$  being the least significant bit. The *x* sequence depends on the chosen scrambling sequence number *n* and is denoted  $x_n$ , in the sequel. Furthermore, let  $x_n(i)$  and y(i) denote the *i*:th symbol of the sequence  $x_n$  and *y*, respectively.

The *m*-sequences  $x_n$  and y are constructed as:

Initial conditions:

- $x_n(0)=n_0$ ,  $x_n(1)=n_1$ , ... = $x_n(22)=n_{22}$ ,  $x_n(23)=n_{23}$ ,  $x_n(24)=1$ .
- y(0)=y(1)=...=y(23)=y(24)=1.

Recursive definition of subsequent symbols:

- $x_n(i+25) = x_n(i+3) + x_n(i) \text{ modulo } 2, i=0,..., 2^{25}-27.$
- $y(i+25) = y(i+3)+y(i+2) + y(i+1) + y(i) \mod 2, i=0,..., 2^{25}-27.$

Define the binary Gold sequence  $z_n$  by:

-  $z_n(i) = x_n(i) + y(i)$  modulo 2,  $i = 0, 1, 2, ..., 2^{25}-2$ .

The real valued Gold sequence  $Z_n$  is defined by:

$$Z_n(i) = \begin{cases} +1 & \text{if } z_n(i) = 0\\ -1 & \text{if } z_n(i) = 1 \end{cases} \quad \text{for } i = 0, 1, \dots, 2^{25} - 2.$$

Now, the real-valued long scrambling sequences  $c_{\text{long},1,n}$  and  $c_{\text{long},2,n}$  are defined as follows:

 $c_{long,1,n}(i) = Z_n(i), i = 0, 1, 2, ..., 2^{25} - 2$  and  $c_{long,2,n}(i) = Z_n((i + 16777232) \text{ modulo } (2^{25} - 1)), i = 0, 1, 2, ..., 2^{25} - 2.$ 

Finally, the complex-valued long scrambling sequence  $C_{long, n}$ , is defined as:

$$C_{long,n}(i) = c_{long,1,n}(i) \left( 1 + j \left( -1 \right)^{i} c_{long,2,n} \left( 2 \lfloor i/2 \rfloor \right) \right)$$

where  $i = 0, 1, ..., 2^{25} - 2$  and  $\lfloor \rfloor$  denotes rounding to nearest lower integer.



Figure 5: Configuration of uplink scrambling sequence generator

## 4.3.2.3 Short scrambling sequence

The short scrambling sequences  $c_{\text{short},1,n}(i)$  and  $c_{\text{short},2,n}(i)$  are defined from a sequence from the family of periodically extended S(2) codes.

Let  $n_{23}n_{22}...n_0$  be the 24 bit binary representation of the code number *n*.

The *n*:th quaternary S(2) sequence  $z_n(i)$ ,  $0 \le n \le 16777215$ , is obtained by modulo 4 addition of three sequences, a quaternary sequence a(i) and two binary sequences b(i) and d(i), where the initial loading of the three sequences is determined from the code number *n*. The sequence  $z_n(i)$  of length 255 is generated according to the following relation:

- 
$$z_n(i) = a(i) + 2b(i) + 2d(i) \mod 4, i = 0, 1, \dots, 254;$$

where the quaternary sequence a(i) is generated recursively by the polynomial  $g_0(x) = x^8 + x^5 + 3x^3 + x^2 + 2x + 1$  as:

- $a(0) = 2n_0 + 1 \mod 4;$
- $a(i) = 2n_i \mod 4, i = 1, 2, ..., 7;$
- $a(i) = 3a(i-3) + a(i-5) + 3a(i-6) + 2a(i-7) + 3a(i-8) \mod 4, i = 8, 9, \dots, 254;$

and the binary sequence b(i) is generated recursively by the polynomial  $g_1(x) = x^8 + x^7 + x^5 + x + I$  as

- $b(i) = n_{8+i} \text{ modulo } 2, i = 0, 1, ..., 7,$
- $b(i) = b(i-1) + b(i-3) + b(i-7) + b(i-8) \mod 2, i = 8, 9, \dots, 254,$

and the binary sequence d(i) is generated recursively by the polynomial  $g_2(x) = x^8 + x^7 + x^5 + x^4 + I$  as:

- $d(i) = n_{16+i} \text{ modulo } 2, i = 0, 1, ..., 7;$
- $d(i) = d(i-1) + d(i-3) + d(i-4) + d(i-8) \mod 2, i = 8, 9, \dots, 254.$

The sequence  $z_n(i)$  is extended to length 256 chips by setting  $z_n(255) = z_n(0)$ .

The mapping from  $z_n(i)$  to the real-valued binary sequences  $c_{\text{short},1,n}(i)$  and  $c_{\text{short},2,n}(i)$ , i = 0, 1, ..., 255 is defined in Table 2.

Table 2: Mapping from  $z_n(i)$  to  $c_{short,1,n}(i)$  and  $c_{short,2,n}(i)$ , i = 0, 1, ..., 255

| $Z_n(i)$ | C <sub>short,1,n</sub> (1) | Cshort,2,n(1) |
|----------|----------------------------|---------------|
| 0        | +1                         | +1            |
| 1        | -1                         | +1            |
| 2        | -1                         | -1            |
| 3        | +1                         | -1            |

Finally, the complex-valued short scrambling sequence  $C_{\text{short, n}}$ , is defined as:

$$C_{short,n}(i) = c_{short,1,n}(i \mod 256) \left(1 + j(-1)^i c_{short,2,n}(2\lfloor (i \mod 256)/2 \rfloor)\right)$$

where i = 0, 1, 2, ... and  $\lfloor \rfloor$  denotes rounding to nearest lower integer.

An implementation of the short scrambling sequence generator for the 255 chip sequence to be extended by one chip is shown in Figure 6.



14

#### Figure 6: Uplink short scrambling sequence generator for 255 chip sequence

### 4.3.2.4 DPCCH/DPDCH scrambling code

The code used for scrambling of the uplink DPCCH/DPDCH may be of either long or short type. When the scrambling code is formed, different consituent codes are used for the long and short type as defined below.

The *n*:th uplink scrambling code for DPCCH/DPDCH, denoted S<sub>dpch, n</sub>, is defined as:

 $S_{dpch,n}(i) = C_{long,n}(i), i = 0, 1, ..., 38399$ , when using long scrambling codes;

where the lowest index corresponds to the chip transmitted first in time and  $C_{long,n}$  is defined in section 4.3.2.2.

The n:th uplink scrambling code for DPCCH/DPDCH, denoted S<sub>dpch, n</sub>, is defined as:

 $S_{dpch,n}(i) = C_{short,n}(i), i = 0, 1, ..., 38399$ , when using short scrambling codes;

where the lowest index corresponds to the chip transmitted first in time and  $C_{\text{short,n}}$  is defined in section 4.3.2.3.

If a power control preamble is used to initialise a DCH, the scrambling code for the DPCCH during the power control preamble shall be the same as that to be used afterwards. The phase of the scrambling code shall be such that the end of the code is aligned with the frame boundary at the end of the power control preamble.