TSG-RAN Working Group 1(Radio) meeting #5 Cheju, Korea, 01 – 04 June 1999

## Agenda Item:

| Source:       | Nokia                                          |
|---------------|------------------------------------------------|
| Title:        | Text proposal for uplink long scrambling codes |
| Document for: | Discussion                                     |

## Introduction

AdHoc10 in WG1 #4, Shin-Yokohama, agreed use of lower degree polynomials than 41 in uplink. Polynomials of degree less than 32 fit well to 32 bit DSP architecture. Nokia suggests two 25 degree polynomials to replace the two 41 degree polynomials in uplink. There are sufficiently many long scrambling codes in the new set to use.

The total number of uplink long scrambling codes is proposed to be  $2^{24} = 16\ 777\ 216$  which means that 24 bits are needed for signalling between a UE and a BS.

The value 16 777 232 of the phase shift parameter makes it possible to use the architecture of Fig. 1 below for uplink long scrambling code generators if desired, see also R1-99393. In particular, the quadrature component can be computed by three taps per each shift register, which reduces the complexity of code generators considerably. This is a property of the proposed polynomials and does not necessarily hold for other polynomials in the same way. The same phase shift value is applied to all chips rates. The proposed value for the phase shift parameter also guarantees that the in-phase and the quadrature component have a separate segment of a Gold code.

## Text proposal for 25.213

## 4.3.2.2 Long scrambling code

The long scrambling codes are formed as described in Section 64.3.2, where  $c_1$  and  $c_2$  are constructed as the position wise modulo 2 sum of 40960 chip segments of two binary *m*-sequences generated by means of two generator polynomials of degree 41.25. Let *x*, and *y* be the two *m*-sequences respectively. The *x* sequence is constructed using the primitive (over GF(2)) polynomial  $1+X^3+X^{41}X^{25}+X^{-3}+1$ . The *y* sequence is constructed using the polynomial  $1+X^{20}+X^{41}X^{25}+X^{-3}+X^{-2}+X+1$ . The resulting sequences thus constitute segments of a set of Gold sequences.

The code,  $c_2$ , used in generating the quadrature component of the complex spreading code is a  $\frac{875 \ \mu s}{16}$   $\frac{16}{777 \ 232 \ \text{chips}}$  shifted version of the code,  $c_1$ , used in generating the in phase component.

The uplink scrambling code word has a period of one radio frame of 10 ms.

Let  $n_{4023} \dots n_0$  be the 24 bit binary representation of the scrambling code number *n* (decimal)  $n=0,1,2,\dots,2^{24}-1$  with  $n_0$  being the least significant bit. The *x* sequence depends on the chosen scrambling code number *n* and is denoted  $x_n$ , in the sequel. Furthermore, let  $x_n(i)$  and y(i) denote the *i*:th symbol of the sequence  $x_n$  and *y*, respectively

The *m*-sequences  $x_n$  and y are constructed as:

Initial conditions:

 $x_n(0) = n_0$ ,  $x_n(1) = n_1$ , ...  $= x_n(\frac{3922}{2}) = n_{\frac{3922}{2}}$ ,  $x_n(\frac{4023}{2}) = n_{\frac{4023}{2}}$ ,  $x_n(24) = 1$ 

 $y(0)=y(1)=...=y(\frac{3923}{2})=y(\frac{4024}{2})=1$ 

Recursive definition of subsequent symbols:

 $x_n(i+4125) = x_n(i+3) + x_n(i) \mod 2, i=0, 1, 2, \dots, 2^{4125}-4327,$ 

 $y(i+4125) = y(i+3)+y(i+2\theta)+y(i+1)+y(i) modulo 2, i=0, 1, 2, ..., 2^{4425}-4327.$ 

The definition of the *n*:th scrambling code word for the in phase and quadrature components follows as (the left most index correspond to the chip scrambled first in each radio frame):

 $c_{1,n} = \langle x_n(0) + y(0), x_n(1) + y(1), \dots, x_n(N-1) + y(N-1) \rangle,$ 

 $c_{2,n} = \langle x_n(M) + y(M), x_n(M+1) + y(M+1), \dots, x_n(M+N-1) + y(M+N-1) \rangle,$ 

again all sums being modulo 2 additions. (Both N and M are defined in Table 1.)

These binary code words are converted to real valued sequences by the transformation '0' -> '+1', '1' ->

<u>*<Editor's note:*</u>  $2^{24} - 1$  *is FFS*>



Figure 1. Configuration of uplink scrambling code generator (only an example).

| Chip rate | Period N | I/Q Offset                  | Range of phase (chip) |                    |  |
|-----------|----------|-----------------------------|-----------------------|--------------------|--|
| (Mcps)    |          | М                           |                       |                    |  |
|           | (chips)  | (chips)                     | (c <sub>1</sub> )     | (c <sub>2</sub> ') |  |
| [1.024    | 10240    | <del>896</del> 167772       |                       |                    |  |
|           |          | <u>32</u>                   | 0 – N-1               |                    |  |
| 4.096     | 40960    | <del>3584<u>16777</u></del> |                       | M –N+(M-1)         |  |
|           |          | <u>232</u>                  |                       |                    |  |
| [8.192    | 81920    | <del>7168</del> 16777       |                       |                    |  |
|           |          | <u>232</u>                  |                       |                    |  |
|           |          |                             |                       |                    |  |
|           |          |                             |                       |                    |  |
|           |          |                             |                       |                    |  |
|           |          |                             |                       |                    |  |
|           |          |                             |                       |                    |  |
|           |          |                             |                       |                    |  |

| [16.384 | 163840 | <del>14336<u>1677</u></del> |      |  |  |
|---------|--------|-----------------------------|------|--|--|
|         |        | <u>7232</u>                 |      |  |  |
|         |        |                             | <br> |  |  |

 Table 1. Correspondence between chip rate and uplink scrambling code phase range